Zilog Z80180 Manuel d'utilisateur Page 174

  • Télécharger
  • Ajouter à mon manuel
  • Imprimer
  • Page
    / 326
  • Table des matières
  • MARQUE LIVRES
  • Noté. / 5. Basé sur avis des utilisateurs
Vue de la page 173
Z8018x
Family MPU User Manual
UM005003-0703
159
Timer Reload Register (RLDR: I/O Address = CH0: 0EH,
0FH, CHI, 16H, 17H)
PRT0 and PRT1 each contain 16-bit Timer Reload Registers (RLDR).
RLDR0 and RLDR1 are each accessed as low and high byte registers
(RLDR0H, RLDR0L and RLDR1H, RLDR1L). During RESET, RLDR0
and RLDR1 are set to
FFFFH
When the TMDR counts down to 0, it is automatically reloaded with the
contents of RLDR.
Timer Data Register 0L (TMDR0L: 0CH)
Bit 76543210
Bit/Field Timer Data
R/W R/W
Reset 0
Note: R = Read W = Write X = Indeterminate ? = Not Applicable
Timer Data Register 0H (TMDR0H: 0DH)
Bit 76543210
Bit/Field Timer Data
R/W R/W
Reset 0
Note: R = Read W = Write X = Indeterminate ? = Not Applicable
Vue de la page 173
1 2 ... 169 170 171 172 173 174 175 176 177 178 179 ... 325 326

Commentaires sur ces manuels

Pas de commentaire